300 lines
		
	
	
		
			7.4 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
	
	
			
		
		
	
	
			300 lines
		
	
	
		
			7.4 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
	
	
// SPDX-License-Identifier: GPL-2.0+ OR X11
 | 
						|
/*
 | 
						|
 * Device Tree Include file for Freescale Layerscape-1043A family SoC.
 | 
						|
 *
 | 
						|
 * Copyright (C) 2014-2015, Freescale Semiconductor
 | 
						|
 *
 | 
						|
 * Mingkai Hu <Mingkai.hu@freescale.com>
 | 
						|
 */
 | 
						|
 | 
						|
/include/ "skeleton64.dtsi"
 | 
						|
 | 
						|
/ {
 | 
						|
	compatible = "fsl,ls1043a";
 | 
						|
	interrupt-parent = <&gic>;
 | 
						|
 | 
						|
	sysclk: sysclk {
 | 
						|
		compatible = "fixed-clock";
 | 
						|
		#clock-cells = <0>;
 | 
						|
		clock-frequency = <100000000>;
 | 
						|
		clock-output-names = "sysclk";
 | 
						|
	};
 | 
						|
 | 
						|
	gic: interrupt-controller@1400000 {
 | 
						|
		compatible = "arm,gic-400";
 | 
						|
		#interrupt-cells = <3>;
 | 
						|
		interrupt-controller;
 | 
						|
		reg = <0x0 0x1401000 0 0x1000>, /* GICD */
 | 
						|
		      <0x0 0x1402000 0 0x2000>, /* GICC */
 | 
						|
		      <0x0 0x1404000 0 0x2000>, /* GICH */
 | 
						|
		      <0x0 0x1406000 0 0x2000>; /* GICV */
 | 
						|
		interrupts = <1 9 0xf08>;
 | 
						|
	};
 | 
						|
 | 
						|
	soc {
 | 
						|
		compatible = "simple-bus";
 | 
						|
		#address-cells = <2>;
 | 
						|
		#size-cells = <2>;
 | 
						|
		ranges;
 | 
						|
 | 
						|
		clockgen: clocking@1ee1000 {
 | 
						|
			compatible = "fsl,ls1043a-clockgen";
 | 
						|
			reg = <0x0 0x1ee1000 0x0 0x1000>;
 | 
						|
			#clock-cells = <2>;
 | 
						|
			clocks = <&sysclk>;
 | 
						|
		};
 | 
						|
 | 
						|
		dspi0: dspi@2100000 {
 | 
						|
			compatible = "fsl,vf610-dspi";
 | 
						|
			#address-cells = <1>;
 | 
						|
			#size-cells = <0>;
 | 
						|
			reg = <0x0 0x2100000 0x0 0x10000>;
 | 
						|
			interrupts = <0 64 0x4>;
 | 
						|
			clock-names = "dspi";
 | 
						|
			clocks = <&clockgen 4 0>;
 | 
						|
			num-cs = <6>;
 | 
						|
			big-endian;
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
 | 
						|
		dspi1: dspi@2110000 {
 | 
						|
			compatible = "fsl,vf610-dspi";
 | 
						|
			#address-cells = <1>;
 | 
						|
			#size-cells = <0>;
 | 
						|
			reg = <0x0 0x2110000 0x0 0x10000>;
 | 
						|
			interrupts = <0 65 0x4>;
 | 
						|
			clock-names = "dspi";
 | 
						|
			clocks = <&clockgen 4 0>;
 | 
						|
			num-cs = <6>;
 | 
						|
			big-endian;
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
 | 
						|
		esdhc: esdhc@1560000 {
 | 
						|
			compatible = "fsl,esdhc";
 | 
						|
			reg = <0x0 0x1560000 0x0 0x10000>;
 | 
						|
			interrupts = <0 62 0x4>;
 | 
						|
			big-endian;
 | 
						|
			bus-width = <4>;
 | 
						|
		};
 | 
						|
 | 
						|
		ifc: ifc@1530000 {
 | 
						|
			compatible = "fsl,ifc", "simple-bus";
 | 
						|
			reg = <0x0 0x1530000 0x0 0x10000>;
 | 
						|
			interrupts = <0 43 0x4>;
 | 
						|
		};
 | 
						|
 | 
						|
		i2c0: i2c@2180000 {
 | 
						|
			compatible = "fsl,vf610-i2c";
 | 
						|
			#address-cells = <1>;
 | 
						|
			#size-cells = <0>;
 | 
						|
			reg = <0x0 0x2180000 0x0 0x10000>;
 | 
						|
			interrupts = <0 56 0x4>;
 | 
						|
			clock-names = "i2c";
 | 
						|
			clocks = <&clockgen 4 0>;
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
 | 
						|
		i2c1: i2c@2190000 {
 | 
						|
			compatible = "fsl,vf610-i2c";
 | 
						|
			#address-cells = <1>;
 | 
						|
			#size-cells = <0>;
 | 
						|
			reg = <0x0 0x2190000 0x0 0x10000>;
 | 
						|
			interrupts = <0 57 0x4>;
 | 
						|
			clock-names = "i2c";
 | 
						|
			clocks = <&clockgen 4 0>;
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
 | 
						|
		i2c2: i2c@21a0000 {
 | 
						|
			compatible = "fsl,vf610-i2c";
 | 
						|
			#address-cells = <1>;
 | 
						|
			#size-cells = <0>;
 | 
						|
			reg = <0x0 0x21a0000 0x0 0x10000>;
 | 
						|
			interrupts = <0 58 0x4>;
 | 
						|
			clock-names = "i2c";
 | 
						|
			clocks = <&clockgen 4 0>;
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
 | 
						|
		i2c3: i2c@21b0000 {
 | 
						|
			compatible = "fsl,vf610-i2c";
 | 
						|
			#address-cells = <1>;
 | 
						|
			#size-cells = <0>;
 | 
						|
			reg = <0x0 0x21b0000 0x0 0x10000>;
 | 
						|
			interrupts = <0 59 0x4>;
 | 
						|
			clock-names = "i2c";
 | 
						|
			clocks = <&clockgen 4 0>;
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
 | 
						|
		duart0: serial@21c0500 {
 | 
						|
			compatible = "fsl,ns16550", "ns16550a";
 | 
						|
			reg = <0x00 0x21c0500 0x0 0x100>;
 | 
						|
			interrupts = <0 54 0x4>;
 | 
						|
			clocks = <&clockgen 4 0>;
 | 
						|
		};
 | 
						|
 | 
						|
		duart1: serial@21c0600 {
 | 
						|
			compatible = "fsl,ns16550", "ns16550a";
 | 
						|
			reg = <0x00 0x21c0600 0x0 0x100>;
 | 
						|
			interrupts = <0 54 0x4>;
 | 
						|
			clocks = <&clockgen 4 0>;
 | 
						|
		};
 | 
						|
 | 
						|
		duart2: serial@21d0500 {
 | 
						|
			compatible = "fsl,ns16550", "ns16550a";
 | 
						|
			reg = <0x0 0x21d0500 0x0 0x100>;
 | 
						|
			interrupts = <0 55 0x4>;
 | 
						|
			clocks = <&clockgen 4 0>;
 | 
						|
		};
 | 
						|
 | 
						|
		duart3: serial@21d0600 {
 | 
						|
			compatible = "fsl,ns16550", "ns16550a";
 | 
						|
			reg = <0x0 0x21d0600 0x0 0x100>;
 | 
						|
			interrupts = <0 55 0x4>;
 | 
						|
			clocks = <&clockgen 4 0>;
 | 
						|
		};
 | 
						|
 | 
						|
		lpuart0: serial@2950000 {
 | 
						|
			compatible = "fsl,ls1021a-lpuart";
 | 
						|
			reg = <0x0 0x2950000 0x0 0x1000>;
 | 
						|
			interrupts = <0 48 0x4>;
 | 
						|
			clocks = <&sysclk>;
 | 
						|
			clock-names = "ipg";
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
 | 
						|
		lpuart1: serial@2960000 {
 | 
						|
			compatible = "fsl,ls1021a-lpuart";
 | 
						|
			reg = <0x0 0x2960000 0x0 0x1000>;
 | 
						|
			interrupts = <0 49 0x4>;
 | 
						|
			clocks = <&sysclk>;
 | 
						|
			clock-names = "ipg";
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
 | 
						|
		lpuart2: serial@2970000 {
 | 
						|
			compatible = "fsl,ls1021a-lpuart";
 | 
						|
			reg = <0x0 0x2970000 0x0 0x1000>;
 | 
						|
			interrupts = <0 50 0x4>;
 | 
						|
			clock-names = "ipg";
 | 
						|
			clocks = <&sysclk>;
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
 | 
						|
		lpuart3: serial@2980000 {
 | 
						|
			compatible = "fsl,ls1021a-lpuart";
 | 
						|
			reg = <0x0 0x2980000 0x0 0x1000>;
 | 
						|
			interrupts = <0 51 0x4>;
 | 
						|
			clocks = <&sysclk>;
 | 
						|
			clock-names = "ipg";
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
 | 
						|
		lpuart4: serial@2990000 {
 | 
						|
			compatible = "fsl,ls1021a-lpuart";
 | 
						|
			reg = <0x0 0x2990000 0x0 0x1000>;
 | 
						|
			interrupts = <0 52 0x4>;
 | 
						|
			clocks = <&sysclk>;
 | 
						|
			clock-names = "ipg";
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
 | 
						|
		lpuart5: serial@29a0000 {
 | 
						|
			compatible = "fsl,ls1021a-lpuart";
 | 
						|
			reg = <0x0 0x29a0000 0x0 0x1000>;
 | 
						|
			interrupts = <0 53 0x4>;
 | 
						|
			clocks = <&sysclk>;
 | 
						|
			clock-names = "ipg";
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
		qspi: quadspi@1550000 {
 | 
						|
			compatible = "fsl,vf610-qspi";
 | 
						|
			#address-cells = <1>;
 | 
						|
			#size-cells = <0>;
 | 
						|
			reg = <0x0 0x1550000 0x0 0x10000>,
 | 
						|
				<0x0 0x40000000 0x0 0x4000000>;
 | 
						|
			reg-names = "QuadSPI", "QuadSPI-memory";
 | 
						|
			num-cs = <2>;
 | 
						|
			big-endian;
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
 | 
						|
		usb0: usb3@2f00000 {
 | 
						|
			compatible = "fsl,layerscape-dwc3";
 | 
						|
			reg = <0x0 0x2f00000 0x0 0x10000>;
 | 
						|
			interrupts = <0 60 0x4>;
 | 
						|
			dr_mode = "host";
 | 
						|
		};
 | 
						|
 | 
						|
		usb1: usb3@3000000 {
 | 
						|
			compatible = "fsl,layerscape-dwc3";
 | 
						|
			reg = <0x0 0x3000000 0x0 0x10000>;
 | 
						|
			interrupts = <0 61 0x4>;
 | 
						|
			dr_mode = "host";
 | 
						|
		};
 | 
						|
 | 
						|
		usb2: usb3@3100000 {
 | 
						|
			compatible = "fsl,layerscape-dwc3";
 | 
						|
			reg = <0x0 0x3100000 0x0 0x10000>;
 | 
						|
			interrupts = <0 63 0x4>;
 | 
						|
			dr_mode = "host";
 | 
						|
		};
 | 
						|
 | 
						|
		pcie@3400000 {
 | 
						|
			compatible = "fsl,ls-pcie", "snps,dw-pcie";
 | 
						|
			reg = <0x00 0x03400000 0x0 0x10000   /* dbi registers */
 | 
						|
			       0x00 0x03410000 0x0 0x10000   /* lut registers */
 | 
						|
			       0x40 0x00000000 0x0 0x20000>; /* configuration space */
 | 
						|
			reg-names = "dbi", "lut", "config";
 | 
						|
			big-endian;
 | 
						|
			#address-cells = <3>;
 | 
						|
			#size-cells = <2>;
 | 
						|
			device_type = "pci";
 | 
						|
			bus-range = <0x0 0xff>;
 | 
						|
			ranges = <0x81000000 0x0 0x00000000 0x40 0x00020000 0x0 0x00010000   /* downstream I/O */
 | 
						|
				  0x82000000 0x0 0x40000000 0x40 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
 | 
						|
		};
 | 
						|
 | 
						|
		pcie@3500000 {
 | 
						|
			compatible = "fsl,ls-pcie", "snps,dw-pcie";
 | 
						|
			reg = <0x00 0x03500000 0x0 0x10000   /* dbi registers */
 | 
						|
			       0x00 0x03510000 0x0 0x10000   /* lut registers */
 | 
						|
			       0x48 0x00000000 0x0 0x20000>; /* configuration space */
 | 
						|
			reg-names = "dbi", "lut", "config";
 | 
						|
			big-endian;
 | 
						|
			#address-cells = <3>;
 | 
						|
			#size-cells = <2>;
 | 
						|
			device_type = "pci";
 | 
						|
			num-lanes = <2>;
 | 
						|
			bus-range = <0x0 0xff>;
 | 
						|
			ranges = <0x81000000 0x0 0x00000000 0x48 0x00020000 0x0 0x00010000   /* downstream I/O */
 | 
						|
				  0x82000000 0x0 0x40000000 0x48 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
 | 
						|
		};
 | 
						|
 | 
						|
		pcie@3600000 {
 | 
						|
			compatible = "fsl,ls-pcie", "snps,dw-pcie";
 | 
						|
			reg = <0x00 0x03600000 0x0 0x10000   /* dbi registers */
 | 
						|
			       0x00 0x03610000 0x0 0x10000   /* lut registers */
 | 
						|
			       0x50 0x00000000 0x0 0x20000>; /* configuration space */
 | 
						|
			reg-names = "dbi", "lut", "config";
 | 
						|
			big-endian;
 | 
						|
			#address-cells = <3>;
 | 
						|
			#size-cells = <2>;
 | 
						|
			device_type = "pci";
 | 
						|
			bus-range = <0x0 0xff>;
 | 
						|
			ranges = <0x81000000 0x0 0x00000000 0x50 0x00020000 0x0 0x00010000   /* downstream I/O */
 | 
						|
				  0x82000000 0x0 0x40000000 0x50 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
 | 
						|
		};
 | 
						|
 | 
						|
		sata: sata@3200000 {
 | 
						|
			compatible = "fsl,ls1043a-ahci";
 | 
						|
			reg = <0x0 0x3200000 0x0 0x10000>;
 | 
						|
			interrupts = <0 69 4>;
 | 
						|
			clocks = <&clockgen 4 0>;
 | 
						|
			status = "disabled";
 | 
						|
		};
 | 
						|
	};
 | 
						|
};
 |